91精品国产91久久久久久_国产精品二区一区二区aⅴ污介绍_一本久久a久久精品vr综合_亚洲视频一区二区三区

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

代寫CS 2410 Computer Architecture

時間:2024-03-24  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machines
elements.cs.pitt.edu
For example, the command: ssh <username>@ elements.cs.pitt.edu
Note that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:代寫INFO20003、代做SQL語言編程
  • 下一篇:菲律賓旅行證價格(補辦旅行證需要多少錢)
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業/產品研發/客戶要求/設計優化
    有限元分析 CAE仿真分析服務-企業/產品研發
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    91精品国产91久久久久久_国产精品二区一区二区aⅴ污介绍_一本久久a久久精品vr综合_亚洲视频一区二区三区
    日韩欧美一级精品久久| 久久久99免费| 欧美精品一区二区三区蜜臀| 国产欧美一区二区精品秋霞影院| 亚洲精选视频免费看| 国产麻豆成人传媒免费观看| 国产精品v亚洲精品v日韩精品 | 午夜精品久久久久影视| 成人av在线影院| 国产精品一级| 精品国产乱码久久久久久1区2区| 亚洲精品免费一二三区| 国产一区二区在线观看视频| 夜夜爽av福利精品导航 | 欧美日本国产| 欧美日韩在线播| 亚洲免费资源在线播放| 国产黑丝在线一区二区三区| 国产精品久久久亚洲一区| 精品福利二区三区| 日韩av中文在线观看| 黑人一区二区三区四区五区| 欧美放荡的少妇| 日韩在线一区二区三区| 欧美日本一区二区视频在线观看 | 欧美精品一区二区三区在线看午夜 | 日韩中文字幕不卡| 国产中文一区| 精品久久国产字幕高潮| 六月丁香综合在线视频| 一本色道久久| 国产精品乱人伦一区二区| 岛国一区二区在线观看| 在线免费av一区| 一区二区三区四区蜜桃| 欧美日韩一区二区高清| 欧美r级在线观看| 久久电影网电视剧免费观看| 亚洲免费综合| 亚洲精品一二三四区| 欧美日韩综合精品| 久久久国产午夜精品| 国产成人在线色| 欧美精品1区2区3区| 天天综合天天综合色| 一区二区三区你懂的| 一区在线观看免费| 91蜜桃免费观看视频| 精品少妇一区二区三区免费观看 | 久久综合九色综合久久久精品综合| 蜜桃av一区二区三区电影| 久久精品女人天堂| 性欧美疯狂xxxxbbbb| 一区二区av| 一片黄亚洲嫩模| 国产精品日本| 亚洲综合免费观看高清完整版在线| 国产精品国产亚洲精品看不卡15| 亚洲国产精品t66y| 欧美日韩一区在线观看视频| 久久一留热品黄| 99国产一区二区三精品乱码| 久久综合色之久久综合| 91麻豆高清视频| 久久久久久久久久看片| 欧美在线免费| 亚洲欧洲日韩在线| 国产亚洲精品v| 亚瑟在线精品视频| 欧美做爰猛烈大尺度电影无法无天| 日韩精品免费视频人成| 欧美色偷偷大香| 国产老女人精品毛片久久| 日韩欧美三级在线| 牛夜精品久久久久久久99黑人 | 亚洲一区二区在| 蜜臀av性久久久久蜜臀aⅴ四虎| 在线观看日韩国产| 国产成人综合视频| 国产欧美一区二区三区在线看蜜臀| 国产综合亚洲精品一区二| 亚洲综合一区在线| 色噜噜久久综合| 国产精品一区二区不卡| 久久久久久毛片| 国产一区二区三区自拍| 亚洲一区二区三区中文字幕| 欧美亚洲综合一区| 成人av资源站| 综合在线观看色| 色国产精品一区在线观看| 国产乱子伦视频一区二区三区| 久久伊人中文字幕| 999在线观看精品免费不卡网站| 亚洲成人资源网| 欧美日韩和欧美的一区二区| 99久久精品情趣| 亚洲欧美另类图片小说| 欧美伊人久久大香线蕉综合69| 成人短视频下载| 一区二区视频免费在线观看| 欧美在线制服丝袜| 午夜欧美精品| 日韩精品一卡二卡三卡四卡无卡| 欧美一区二区三区精品| 激情综合视频| 精品午夜久久福利影院| 久久九九久精品国产免费直播| 亚洲国产一区二区精品专区| 免费观看一级特黄欧美大片| 国产日产欧美一区二区视频| 老色鬼久久亚洲一区二区| 成人污污视频在线观看| 亚洲一区二区三区免费视频| 欧美一区二区三区免费在线看| 亚洲国产精品视频一区| 国产美女一区二区| 日韩一区欧美小说| 欧美日韩aaa| 在线视频精品一区| 不卡影院免费观看| 日韩精品91亚洲二区在线观看| 日韩女优制服丝袜电影| 免费在线成人| 欧美精品99| 国产aⅴ精品一区二区三区色成熟| 亚洲女人小视频在线观看| 日韩一级黄色片| 久久综合亚州| 黄色成人精品网站| 国产精品69毛片高清亚洲| 亚洲成人高清在线| 国产精品每日更新在线播放网址| 欧美日韩视频第一区| 9色精品在线| 国产激情一区二区三区桃花岛亚洲| 中文字幕日韩精品一区| 欧美大黄免费观看| 欧美日韩激情一区二区| 国产综合欧美在线看| 久久99精品久久久| 午夜精品久久久久久久久久久| 日本一区二区视频在线观看| 欧美做爰猛烈大尺度电影无法无天| 狠狠久久综合婷婷不卡| caoporn国产一区二区| 精品在线观看视频| 亚洲成人av福利| 久久久99精品免费观看不卡| 久久午夜精品| 午夜精品亚洲| 国产精品二区在线| 成人小视频在线| 精品一区二区三区欧美| 天堂资源在线中文精品| 亚洲精品欧美在线| 一区在线播放视频| 中文字幕久久午夜不卡| 久久综合精品国产一区二区三区 | 亚洲h在线观看| 欧美高清在线一区二区| 国产日韩av一区二区| 欧美电视剧免费观看| 在线播放中文字幕一区| 欧美日精品一区视频| 欧美在线free| 欧美性生活一区| 久久精品导航| 91电影在线观看| 在线免费观看一区| 欧美亚洲国产怡红院影院| 久久久久久久久久久一区| 男女精品视频| 91精品办公室少妇高潮对白| 91久久一区二区| 欧美日韩国产一级片| 在线观看免费视频综合| 欧美视频精品在线观看| 色婷婷av一区| 欧美日韩高清一区| 欧美一级黄色片| 久久久久久一二三区| 国产精品乱码人人做人人爱| 最新欧美精品一区二区三区| 亚洲精品欧美二区三区中文字幕| 一区二区三区导航| 一本色道久久综合| 久久午夜激情| 欧美喷水一区二区| 欧美一级日韩免费不卡| 国产亚洲精品7777| 亚洲婷婷在线视频| 亚洲国产欧美日韩另类综合| 日韩va欧美va亚洲va久久| 国产精品影视在线观看| 99久久免费视频.com| 在线观看不卡| 色婷婷av一区| 亚洲精品在线观看视频| 亚洲人一二三区|